DSpace

Please use this identifier to cite or link to this item: http://tainguyenso.dut.udn.vn/handle/DUT/4353
Title: Design a synchronous pseudo 2-port read/write memory 1024x32mux4 28nm technology
Authors: Nguyen, Duy Hoang Giang
Pham, Tran Quan
Advisor: Nguyen, Van Cuong, Assoc. Prof.
Keywords: Pseudo
Synchronous
Issue Date: 2020
Publisher: Trường Đại học Bách khoa - Đại học Đà Nẵng
Abstract: Static random-access memory (SRAM) is a critical embedded part of most modern VLSI system-on-chip (SoC). It is a type of semiconductor memory that uses bistable latching circuitry (flip-flop) to store each bit. Static random access memory (SRAM) is the solution often chosen by its fast speed, stability and low power consumption. Data stored on SRAM is only a temporary; it means that data will disappear when the power is turned off. In our thesis - Design synchronous pseudo 2-port Read-Write memory 1024x32 mux4 - our team has built a high performance and low power consumption Pseudo-2-Port SRAM using the technology 28nm process. To meet the criteria of small area, high performance and low power consumption, the 6T bit cell and some design techniques (folding SRAM, pre-decoder and so on) are used. To accomplish this project, our team need to understand the structure SRAM memory both top-view and leaf-cell level. Meanwhile we investigate its operation by draft the true table and data flow. The project Pseudo 2-port (P2P) SRAM memory circuit is implemented in a 28nm process. This circuit operates over the temperature range from –40℃ to 125℃ with supply voltage 0.9V ± 10% and with corners SS, TT, FF.
Description: DA.FA.20.017 ; 91 p.
URI: http://tainguyenso.dut.udn.vn/handle/DUT/4353
Appears in Collections:DA.Điện tử - Viễn thông

Files in This Item:
File Description SizeFormat 
7.DA.FA.20.017.NguyenDuyHoangGiang.pdfThuyết minh18.37 MBAdobe PDFbook.png
 Sign in to read


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Google Scholar TM

Kiểm tra...