DSpace

Please use this identifier to cite or link to this item: http://tainguyenso.dut.udn.vn/handle/DUT/3346
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorVõ, Tuấn Minh, TS-
dc.contributor.advisorHuỳnh, Tấn Lộc-
dc.contributor.authorNguyễn, Văn Hùng-
dc.contributor.authorLê, Minh-
dc.date.accessioned2023-10-20T03:31:33Z-
dc.date.available2023-10-20T03:31:33Z-
dc.date.issued2021-
dc.identifier.urihttp://tainguyenso.dut.udn.vn/handle/DUT/3346-
dc.descriptionDA.FA.21.031; 100 trvi
dc.description.abstractThis thesis proposed a circuit design for the compact high-speed self-bias differential receiver under the process node of 10nm with 0.9V I/O voltage and 0.75V core voltage. The result proved that the circuit could perform better with twice as much as the expected frequency specification of 1Ghz. Finally, the netlists from layout were used for post-layout simulation to identify the causes that leaded to deficient results and further analysis for optimizing the whole designvi
dc.language.isovivi
dc.publisherTrường Đại học Bách khoa - Đại học Đà Nẵngvi
dc.subjectĐiện tử - Viễn thôngvi
dc.subjectBandwidthvi
dc.titleA compact high-speed pseudo differential self-bias receiver design for high bandwidth Die to die phyvi
dc.typeOthervi
Appears in Collections:DA.Điện tử - Viễn thông

Files in This Item:
File Description SizeFormat 
2.DA.FA.21.031.NguyenVanHung.pdfThuyết minh34.94 MBAdobe PDFbook.png
 Sign in to read


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Google Scholar TM

Kiểm tra...